Eric R. Fossum

# PHOTOBIT 2529 Foothill Boulevard La Crescenta, CA 91214 USA

#### Abstract

CMOS active pixel sensor (APS) technology has been developed as a potential replacement for charge-coupled devices (CCDs) for solid-state imaging. The CMOS APS has several advantages over CCDs for camera systems including much lower camera power, smaller camera size, lower camera cost, and on-chip functionality. This paper describes the CMOS APS technology.

### History

Modern complementary metal-oxidesemiconductor (CMOS) device technology has its origins in the 1960's development of MOS for microelectronics. By the mid to late 1960's, the use of MOS technology was being explored for the realization of solid-state image sensors. This exploration centered around what is now called the *passive pixel* architecture<sup>1,2</sup>. Α passive pixel is essentially a photodiode and a Charge integrated on the transistor switch. photodiode is readout by enabling the switch. The active pixel architecture was also proposed in the late 1960's.<sup>3</sup> The active pixel differs from the passive pixel by the use of an active amplifier within the pixel to buffer the signal. However, in the later 1960's, the state of the art of MOS was relatively poor, and these early attempts at MOS image sensors did not work well.

In 1970, AT&T Bell Labs announced the invention of the charge-coupled device (CCD).<sup>4</sup> The CCD had many advantages over the MOS image sensors of the time. These included relative freedom from fixed pattern noise (FPN), small pixel sizes, and insensitivity to MOS threshold mismatch and drift. The 1970's saw a large effort in the development of CCDs.



Fig. 1. Schematic illustration of an active pixel array.

Today, 27 years later, CCDs are a very mature technology. CCDs have good responsivity, low noise, and high dynamic range. Despite their widespread use they have several disadvantages compared to CMOS APS.5 The main disadvantage of CCDs relates to the readout of the image occurs by shifting the signal charge hundreds or thousands of times. High charge transfer efficiency requires large clocking voltages and many different clock voltage levels. Furthermore, the CCD electrodes represent large capacitive loads to driving circuitry resulting in significant CCD drive power. Finally, it is difficult to integrate CCDs with CMOS VLSI circuits. The specialized CCD process was first integrated with a CMOS process over 20 years ago<sup>6</sup> and several times since<sup>7,8</sup> but the integration cost and CCD drive requirements make the combination practical in only very limited applications. Thus, CCD camera systems typically require a CCD and numerous peripheral ICs contributing to excess camera size and power.

CCDs did not totally eclipse MOS image sensors. From the 1970's to the present, Reticon has sold passive pixel MOS image sensors.

<sup>1997</sup> Multimedia Technology & Applications Conference - MTAC97 March 23-25, 1997 University of California, Irvine

During the 1980's, passive pixel MOS image sensors were investigated by Hitachi<sup>9</sup> and Matsushita. However, these MOS sensors could not achieve the performance of CCDs and were not commercially successful. In the early 1990's, there was resurgence of work in passive pixel CMOS image sensors, especially by Denyer, now of VLSI Vision in Scotland.<sup>10</sup> In this case, poor image sensor performance was compensated by the large on-chip functionality afforded using CMOS VLSI circuitry.

1992, the NASA Independently in Jet Propulsion Laboratory (JPL) as part of "smaller, faster, cheaper" drive to develop nextgeneration miniaturized instruments for space, began to investigate CMOS active pixel sensors. In 1993, JPL presented a CMOS-based active pixel sensor that achieved performance approaching the best scientific CCDs.<sup>11</sup> Over the next few years, rapid progress in the development of the CMOS APS was achieved at JPL, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23 The technology was also transferred to US industry such as AT&T Bell Laboratories<sup>24</sup> (now Lucent), Kodak<sup>25</sup>, Intel and National Semiconductor. CMOS APS has now been pursued by many US companies such as Polaroid<sup>26</sup>, IBM<sup>27</sup>, Hewlett Packard and Rockwell. Foreign companies such as Toshiba<sup>28</sup>, Hyundai<sup>29</sup> and VLSI Vision<sup>30</sup> are now also developing CMOS APS technology. Photobit, a JPL spin-off company, is developing custom CMOS APS chips for numerous clients.<sup>31</sup>

## Technology

The block diagram for a CMOS APS sensor is shown below in Fig. 2. The sensor consists of an array of pixels, row and column select logic, and an analog- to-digital converter (ADC). In Fig.2, the ADC is implemented as a column-parallel architecture so that every column in the array has its own ADC<sup>32,33,34</sup>. There are certain benefits to this approach but a single ADC or 3-ADC (one for each color) architecture is also viable. The sensor is typically covered by a mosaic of color filters, one per pixel, such as red, green and blue, (RGB) that permit reconstruction of the original color image after readout and interpolation.



circuitry on to same chip.

Two types of pixels are used in CMOS APS. The first is the photodiode-type and the second is the photogate-type. These are illustrated below in Fig. 3.



Fig. 3. Photodiode-type APS pixel (left) and photogate-type (right).

| Characteristic | PHOTODIODE         | PHOTOGATE        |
|----------------|--------------------|------------------|
| Quantum        | better, esp. blue  | Comparable to    |
| Efficiency     | ~~~                | CCDs.            |
| Noise          | Higher (75 e- rms) | Low (<10 e- rms) |
| Low light SNR  | Lower              | Higher           |
| Pixel size     | Smaller            | Larger           |
| Conv. Gain     | Lower              | Higher           |

The differences in the two pixels are summarized in the table below:

Table 1. Comparison of photodiode and photogate pixels

Typical quantum efficiency, measured as the ratio of total photons-in across the entire pixel, to total carriers collected by the pixel, is shown below in Fig. 4. Also shown is the QE of a commercial interline-transfer CCD.



Fig. 4. Quantum efficiency of CMOS APS pixels.

The CMOS APS has achieved QE and responsivity comparable to the best CCDs. Other types of pixels such as logarithmic, floating-gate, and pinned-photodiode are also possible for specialized applications.

Analog signal processing at the bottom of the column includes correlated double sampling and FPN suppression. Sample and hold circuits with source-follower buffers are used to accomplish these functions.



Fig. 5. Unprocessed image taken from a Photobit 256x256 element sensor with on-chip ADC operating at 30 fps. Note no blooming from light and lack of other artifacts.

CMOS APS has achieved low noise (as low as 5 e- rms), ultra low offset FPN (<0.1% sat) and high dynamic range (80 dB) -- comparable to the best commercial CCD sensors. Gain variation is less than 1.5% - the same as for CCDs. Sensors as large as 1K x 1K and higher have been demonstrated. It is clear that yield in modern CMOS foundries will allow the realization of arrays sizes at least up to 2048x2048 or 4 Mpixels.



Fig. 6. IK x 1K CMOS APS with 1024 single slope ADCs developed by JPL for low power scientific applications

Continued reduction in fabrication linewidths will allow for reduced pixel sizes and improved performance. Continued development of CMOS APS is required for use in ultra low power 3.3V and 1.8V environments to maintain dynamic range and low fixed pattern noise.



Fig. 7. Recent scaling trend for CMOS image sensors

## **Multimedia Applications**

CMOS APS technology will play an important role in the development of cost-effective image capture devices for multimedia systems. Some examples include:

# PC teleconferencing camera:

CMOS APS will allow the realization of small, low cost cameras such as PC peripherals. CMOS APS will offer functional advantages such an electronic pan, tilt and zoom with little additional increase in chip set cost.

### Portable Applications:

The very low power dissipation of CMOS APS (10-50 mW) will permit the integration of CMOS APS into portable electronics such as laptops and personal digital assistants (PDAs).

### Virtual Reality

The lightweight and low power of CMOS APS will allow the integration of real-world image capture functions on-board VR goggles. Real world imagery can be fused with virtual data to create real-time virtual assistant aides for manufacturing, repair, and entertainment.

# Conclusion

CMOS APS technology will accelerate the use of multimedia by enabling low cost, high performance image capture devices.

#### References

<sup>1</sup> G. P. Weckler, "Operation of p-n junction photodetectors in a photon flux integration mode," IEEE J. Solid-State Circuits, vol. SC-2, pp. 65-73 (1967).

<sup>2</sup> R. Dyck and G. Weckler, "Integrated arrays of silicon photodetectors for image sensing," IEEE Trans. Electron Dev. vol. ED-15(4), pp. 196-201 (1968).

<sup>3</sup> P. Noble, "Self-scanned silicon image detector arrays," IEEE Trans. Electron Dev. vol. ED-15(4), pp. 202-209 (1968).

<sup>4</sup>W. S. Boyle and G.E. Smith, "Charge coupled semiconductor devices," Bell Syst. Tech. J., vol. 49, pp. 587-593 (1970).

<sup>5</sup> E.R. Fossum, "Active Pixel Sensors -- Are CCDs

Dinosaurs?," in <u>CCD's and Optical Sensors III</u>, Proc. SPIE vol. 1900, pp. 2-14, (1993).

<sup>6</sup> R. Dawson, J. Preisig, J. Carnes, J. Pridgen, "A CMOS/buried-n-channel CCD compatible process for analog signal processing applications," RCA -Review vol.38(3) pp. 406-435 (1977).

<sup>7</sup> D. Ong, "An all-implanted CCD/CMOS process," IEEE Trans. Electron Devices, vol.ED-28(1), pp. 6-12 (1981).

<sup>8</sup> C. Anagnostopoulos, C. Ludden, G. Brown, K. Wong, "An integrated CMOS/CCD sensor for camera autofocus Electronic Imaging '88: International Electronic Imaging Exposition and Conference.Advance Printing of Paper Summaries. Inst. Graphic Commun, Waltham, MA, USA; 2 vol. xxxviii+1272 pp.159-63 vol.1. (1988).

<sup>9</sup> M. Aoki, et al., "A 2/3" format MOS single-chip color imager," IEEE Trans. Electron Dev., vol. ED-29(4) pp. 745-750, (1982).

<sup>10</sup> D. Renshaw, P. Denyer, G. Wang, and M. Lu, "ASIC image sensors," Proc. IEEE ISCAS pp. 3038-3041 (1990).

<sup>11</sup> S. Mendis, S. Kemeny and E.R. Fossum, "A 128x128 CMOS active pixel image sensor for highly integrated imaging systems,"IEEE IEDM Tech. Dig., pp. 583-586, (1993).

<sup>12</sup> S. Mendis, B. Pain, R. Nixon, and E.R. Fossum, "Design of a low-light-level image sensor with an on-chip sigmadelta analog-to-digital conversion," in <u>CCD's and Optical</u> <u>Sensors III</u>, Proc. SPIE vol. 1900, pp. 31-39 (1993)

<sup>13</sup> S.Mendis, S.E. Kemeny and E.R. Fossum, "CMOS active pixel image sensor," IEEE Trans. Electron Devices, vol. 41(3), pp. 452-453 (1994).

<sup>14</sup> S. Mendis, S.E. Kemeny, R. Gee, B. Pain, and E.R. Fossum, "Progress in CMOS active pixel image sensors," in <u>Charge-Coupled Devices and Solid State Optical</u> <u>Sensors IV</u>, Proc. SPIE vol. 2172, pp. 19-29 (1994).

<sup>15</sup> R.H. Nixon, S.E. Kemeny, C.O. Staller, and E.R. Fossum, "128x128 CMOS photodiode-type active pixel sensor with on-chip timing, control and signal chain electronics," in <u>Charge-Coupled Devices and Solid-State</u> <u>Optical Sensors V</u>, Proc. SPIE vol. 2415, pp 177-123 (1995).

<sup>16</sup> S. E. Kemeny, B. Pain, R. Panicacci, L. Matthies, and E.R. Fossum, "CMOS Active Pixel Sensor Array with Programmable Multiresolution Readout," 1995 IEEE Workshop on CCDs and Advanced Image Sensors, Dana Point, CA, April 20-22 1995.

<sup>17</sup> Z. Zhou, S.E. Kemeny, B. Pain, R.C. Gee, and E.R. Fossum, "A CMOS Active Pixel Sensor with Amplification and Reduced Fixed Pattern Noise," 1995 IEEE Workshop on CCDs and Advanced Image Sensors, Dana Point, CA, April 20-22 1995.

<sup>18</sup> J. Nakamura, S.E. Kemeny and E.R. Fossum, "A CMOS active pixel image sensor with simple floating gate pixels," IEEE Trans. Electron Devices, vol. ED-42(9) pp. 1693-1694 (1995).

<sup>19</sup> R.H Nixon, S.E. Kemeny, B. Pain, C.O. Staller and E.R. Fossum, "256x256 CMOS active pixel sensor camera-on-a-chip,"IEEE J. Solid-State Circuits, vol. 31(12) pp. 2046-2050 (1996).

<sup>20</sup> R. Panicacci, S. Kemeny, P.D. Jones, C. Staller, and E.R. Fossum, "128 Mbit/second multiport CMOS binary active pixel image sensor," pp. 100-101, Proc. IEEE International Solid-State Circuits Conference, San Francisco, CA February 1996.

<sup>21</sup> S.K. Mendis, S.E. Kemeny, R.C. Gee, B. Pain, Q. Kim, and E.R. Fossum, "CMOS active pixel image sensors for highly integrated imaging systems," IEEE J. Solid-State Circuits, vol. 32(2) pp. 187-197 (1997).

<sup>22</sup> O. Yadid-Pecht, B. Pain, C. Staller, C. Clark, and E.R. Fossum, "CMOS active pixel sensor star tracker with regional electronic shutter," IEEE J. Solid-State Circuits, vol. 32(2) pp. 285-288 (1997).

<sup>23</sup> O. Yadid-Pecht, B. Pain, B. Mansoorian, and E.R. Fossum, "Optimization of active pixel sensor noise and responsivity for scientific applications," to appear in <u>Solid-State Sensor Arrays: Development and Applications</u>, Proc. SPIE vol. 3019, paper 30, 1997.

<sup>24</sup> A. Dickinson, B. Ackland, E-S. Eid, D. Inglis and E.R. Fossum, "A 256x256 CMOS active pixel image sensor with motion detection", 1995 IEEE International Solid State Circuits Conference, Digest of Technical Papers, pp. 226-227, San Francisco CA, February 1995.

<sup>25</sup> P.P.K. Lee, R.C. Gee, R.M. Guidash, T-H. Lee, and E.R. Fossum, "An active pixel sensor fabricated using CMOS/CCD process technology", in Program of 1995 IEEE Workshop on CCDs and Advanced Image Sensors, Dana Point, CA, April 20-22 1995.

<sup>26</sup> R. D. McGrath, V. Clark, P. Duane, L. McIlrath, and W. Washkurak, "Current-mediated, current -reset 768x512 active pixel sensor array" 1997 IEEE International Solid State Circuits Conference, Digest of Technical Papers, pp. 182-183, San Francisco CA, February 1997.

<sup>27</sup> P. Wong, "Technology and scaling considerations for CMOS imagers," IEEE Trans. Electron Devices, vol. 43(12) pp. 2131-2142 (1996).

<sup>28</sup> E. Oba, K. Mabuchi, Y. Iida, N. Nakamura, and H. Miura, "A ¼-inch 330k square pixel progressive scan CMOS active pixel image sensor," 1997 IEEE International Solid State Circuits Conference, Digest of Technical Papers, pp. 180-181, San Francisco CA, February 1997.

<sup>29</sup> W. Yang, "Circuit integration pushes image sensor performance," Laser Focus World, pp. 129-132 Feb. 1997.
<sup>30</sup> P. Denyer, J.E. Hurwitz, D.J. Baxter, and G. Townsend, "800k-pixel CMOS sensor for consumer still cameras," to appear in Proc. SPIE vol. 3019, paper 12, Solid-State Sensor Arrays: Development and Applications, 1997.

<sup>31</sup> N. Doudoumopoulos, L. Purcell, and E.R. Fossum, "CMOS active pixel image sensors for high performance machine vision applications," Proc. Society of Manufacturing Engineers Conference on Applied Machine Vision - Emerging Smart Vision Sensors, Cincinnatti, OH June 1996.

<sup>32</sup> B. Pain and E.R. Fossum, "Approaches and analysis for on-focal-plane analog-to-digital conversion, in <u>Infrared</u> <u>Readout Electronics II</u>," Proc. SPIE vol. 2226, pp. 208-218 (1994).

<sup>33</sup> A. Dickinson, S. Mendis, D. Inglis, K. Azadet, and E.R. Fossum, "CMOS Digital Camera with Parallel Analog to Digital Conversion Architecture, in Program of 1995 IEEE Workshop on CCDs and Advanced Image Sensors," Dana Point, CA, April 20-22 1995.

<sup>34</sup> R. Panicacci, B. Pain, Z. Zhou, J. Nakamura and E. R. Fossum, "Progress in voltage and current mode on-chip analog-to-digital converters," in <u>Solid State Sensor Arrays and CCD Cameras</u>, Proc. SPIE vol. 2654, pp. 63-71, San Jose, CA February 1996.